# **ADATA Technology Corp.** ## **CompactFlash Memory Card** **Datasheet** IPC17-XXXGM / IPC17-XXXGT 4GB · 8GB · 16GB · 32GB Version 1.0 **Document Number: R21-0222** # **Revision History** | Revision No. | <u>History</u> | <u>Draft Date</u> | <u>Remark</u> | <u>Editor</u> | |--------------|----------------|-------------------|---------------|---------------| | 1.0 | | Jun. 25, 2012 | | Andy Lin | | | | | | | # **Table of Contents** | 1.0 Product Description. | 4 | |--------------------------------------------------|----| | 1.1 Product Overview | 4 | | 2.0 Features | 4 | | 3.0 Mechanical Specification | 5 | | 3.1 Physical dimensions and Weight | | | 4.0 Electronic Specification | 6 | | 4.1 CompactFlash Memory Card Interface Connector | 6 | | 4.2 Pin Assignments and Pin Type | 7 | | 4.3 Function Block Diagram | 10 | | 4.4 ECC Descriptions. | | | 4.5 SMART Command and Data Security | 11 | | 4.6 Signal Description | 12 | | 5.0 Product Specifications | 19 | | 5.1 System Interface and Configuration | | | 5.2 System Performance | 19 | | 5.3 Drive Capacity | 20 | | 5.4 Supply Voltage | 20 | | 5.5 System Power Consumption | 20 | | 5.6 System Reliability | 20 | | 5.7 Environmental Specifications | 20 | | 5.8 Parameter Setting | 21 | | 6.0 AC/DC Characteristics | 22 | | 6.1 General DC Characteristics | 22 | | 6.2 Internal IP Characteristics | 24 | | 7.0 Ordering Information | 26 | | 7.1 Model Name | 26 | | 7.1 Packing | 27 | ## 1.0 Product Description ### 1.1 Product Overview The ADATA Compact Flash Card <sup>™</sup> is an universal low cost data storage and communication media. It consists of a good compatible and high performance controller with advanced file management and wear-leverage technology to increase the transfer rate and life cycle of this solution. It also provides Error Correcting Code (ECC) function to detect and correct errors automatically. With In System Programming (ISP) function, it is very easy to load the up-to-date firmware and to solve most of the compatibility issue for new devices. ### 2.0 Features - Targeted for portable and stationary applications - Capacity: 4GB, 8GB, 16GB, 32GB (0°C~70°C) 32GB (-40°C~85°C) - Conforms to Compact Flash Card specification standard - Fully compatible with PC Card ATA specification - Support for 8-bit or 16-bit host data transfers - Support PIO mode 4 / mode 5 / mode 6 - Support UDMA 0~4 - Support Error Correcting Code (ECC) function to detect and correct errors. - Support In System Programming (ISP) function to load the firmware. - Supports power down commands and sleep mode - Support Wear Leverage function to maximize data endurance. - +5 Volts or +3.3 Volts operation. - Size: 42.8×36.4×3.3 mm - Durability: Minimum 10,000 insertion / removal cycles ## 3.0 Mechanical Specification ## 3.1 Physical dimensions and Weight | Model | Height(mm) | Width(mm) | Length(mm) | Weight(gram) | |-------|------------|-----------|------------|--------------| | 4GB | Max 3.3 | Max 36.4 | Max 42.8 | Max 12g | | 8GB | Max 3.3 | Max 36.4 | Max 42.8 | Max 12g | | 16GB | Max 3.3 | Max 36.4 | Max 42.8 | Max 12g | | 32GB | Max 3.3 | Max 36.4 | Max 42.8 | Max 12g | [Figure 3-1] Physical dimension "All product specifications not covered in this document (electrical performance, appearance, etc.) are in accordance with ADATA's defined norms and standards. " T: +886-2-8228-0886 F: +886-2-8228-0887 <sup>2</sup>F, No. 258, Lian Cheng Rd., Chung Ho Dist., New Taipei City 235, Taiwan (R.O.C.) ## 4.0 Electronic Specification ## 4.1 CompactFlash Memory Card Interface Connector Drive Connector: CF-ATA type 50 pin [Figure 4-1] CF-ATA Interface Connector ## 4.2 Pin Assignments and Pin Type | | PC Card Memory Mode | | PC Card I/O Mode | | | | | True IDE Mode⁴ | | | | |------------|-----------------------|-------------|------------------|------------|-----------------------|-------------|-----------------|----------------|----------------------|-------------|-----------------| | Pin<br>Num | Signal<br>Name | Pin<br>Type | In, Out<br>Type | Pin<br>Num | Signal<br>Name | Pin<br>Type | In, Out<br>Type | Pin<br>Num | Signal<br>Name | Pin<br>Type | In, Out<br>Type | | 1 | GND | | Ground | 1 | GND | | Ground | 1 | GND | | Ground | | 2 | D03 | I/O | I1Z, OZ3 | 2 | D03 | I/O | I1Z, OZ3 | 2 | D03 | I/O | I1Z, OZ3 | | 3 | D04 | I/O | I1Z, OZ3 | 3 | D04 | I/O | I1Z, OZ3 | 3 | D04 | I/O | I1Z, OZ3 | | 4 | D05 | I/O | I1Z, OZ3 | 4 | D05 | I/O | I1Z, OZ3 | 4 | D05 | I/O | I1Z, OZ3 | | 5 | D06 | I/O | I1Z, OZ3 | 5 | D06 | I/O | I1Z, OZ3 | 5 | D06 | 1/0 | I1Z, OZ3 | | 6 | D07 | I/O | 11Z, OZ3 | 6 | D07 | I/O | I1Z, OZ3 | 6 | D07 | 1/0 | I1Z, OZ3 | | 7 | -CE1 | - | I3U | 7 | -CE1 | _ | I3U | 7 | -CS0 | _ | I3Z | | 8 | A10 | Ι | I1Z | 8 | A10 | _ | I1Z | 8 | A10 <sup>2</sup> | _ | I1Z | | 9 | -OE | I | I3U | 9 | -OE | _ | I3U | 9 | -ATA SEL | 1 | I3U | | 10 | A09 | I | I1Z | 10 | A09 | Ι | I1Z | 10 | A09 <sup>2</sup> | - 1 | I1Z | | 11 | A08 | I | I1Z | 11 | A08 | - | I1Z | 11 | A08 <sup>2</sup> | -1 | I1Z | | 12 | A07 | I | I1Z | 12 | A07 | _ | I1Z | 12 | A07 <sup>2</sup> | 1 | I1Z | | 13 | VCC | | Power | 13 | VCC | | Power | 13 | VCC | | Power | | 14 | A06 | _ | I1Z | 14 | A06 | _ | I1Z | 14 | A06 <sup>2</sup> | _ | I1Z | | 15 | A05 | Ι | I1Z | 15 | A05 | _ | I1Z | 15 | A05 <sup>2</sup> | Ι | I1Z | | 16 | A04 | Ι | I1Z | 16 | A04 | _ | I1Z | 16 | A04 <sup>2</sup> | - | I1Z | | 17 | A03 | - | I1Z | 17 | A03 | _ | I1Z | 17 | A03 <sup>2</sup> | _ | I1Z | | 18 | A02 | Ι | I1Z | 18 | A02 | _ | I1Z | 18 | A02 | Ι | I1Z | | 19 | A01 | Ι | I1Z | 19 | A01 | _ | I1Z | 19 | A01 | Ι | I1Z | | 20 | A00 | I | I1Z | 20 | A00 | ı | I1Z | 20 | A00 | 1 | I1Z | | 21 | D00 | I/O | I1Z, OZ3 | 21 | D00 | I/O | I1Z, OZ3 | 21 | D00 | 1/0 | 11Z, OZ3 | | 22 | D01 | I/O | I1Z, OZ3 | 22 | D01 | 1/0 | I1Z, OZ3 | 22 | D01 | 1/0 | I1Z, OZ3 | | 23 | D02 | I/O | I1Z, OZ3 | 23 | D02 | I/O | I1Z, OZ3 | 23 | D02 | 1/0 | 11Z, OZ3 | | 24 | WP | 0 | OT3 | 24 | -IOIS16 | 0 | OT3 | 24 | -IOCS16 | 0 | ON3 | | 25 | -CD2 | 0 | Ground | 25 | -CD2 | 0 | Ground | 25 | -CD2 | 0 | Ground | | 26 | -CD1 | 0 | Ground | 26 | -CD1 | 0 | Ground | 26 | -CD1 | 0 | Ground | | 27 | D11 <sup>1</sup> | I/O | I1Z, OZ3 | 27 | D11 <sup>1</sup> | I/O | I1Z, OZ3 | 27 | D11 <sup>1</sup> | I/O | I1Z, OZ3 | | 28 | D12 <sup>1</sup> | I/O | I1Z, OZ3 | 28 | D12 <sup>1</sup> | I/O | I1Z, OZ3 | 28 | D12 <sup>1</sup> | I/O | I1Z, OZ3 | | 29 | D13 <sup>1</sup> | I/O | I1Z, OZ3 | 29 | D13 <sup>1</sup> | I/O | I1Z, OZ3 | 29 | D13 <sup>1</sup> | I/O | I1Z, OZ3 | | 30 | D14 <sup>1</sup> | I/O | I1Z, OZ3 | 30 | D14 <sup>1</sup> | I/O | I1Z, OZ3 | 30 | D14 <sup>1</sup> | I/O | I1Z, OZ3 | | 31 | D15 <sup>1</sup> | I/O | I1Z, OZ3 | 31 | D15 <sup>1</sup> | I/O | I1Z, OZ3 | 31 | D15 <sup>1</sup> | I/O | I1Z, OZ3 | | 32 | -CE2 <sup>1</sup> | I | I3U | 32 | -CE2 <sup>1</sup> | - | I3U | 32 | -CS1 <sup>1</sup> | Ι | I3Z | | 33 | -VS1 | 0 | Ground | 33 | -VS1 | 0 | Ground | 33 | -VS1 | 0 | Ground | | 34 | -IORD | I | I3U | 34 | -IORD | I | I3U | 34 | -IORD <sup>7</sup> | - 1 | I3Z | | | HSTROBE <sup>10</sup> | | | | HSTROBE <sup>10</sup> | | | | HSTROBE <sup>8</sup> | | | | | HDMARDY <sup>11</sup> | | | | HDMARDY <sup>11</sup> | | | | -HDMARDY9 | | | T: +886-2-8228-0886 F: +886-2-8228-0887 <sup>2</sup>F, No. 258, Lian Cheng Rd., Chung Ho Dist., New Taipei City 235, Taiwan (R.O.C.) | PC Card Memory Mode | | | PC Card I/O Mode | | | | | True IDE Mode <sup>4</sup> | | | | |---------------------|-----------------------|-------------|------------------|------------|------------------------|-------------|-----------------|----------------------------|-----------------------|-------------|-------------------| | Pin<br>Num | Signal<br>Name | Pin<br>Type | In, Out<br>Type | Pin<br>Num | Signal<br>Name | Pin<br>Type | In, Out<br>Type | Pin<br>Num | Signal<br>Name | Pin<br>Type | In, Out<br>Type | | 35 | -IOWR | ı | I3U | 35 | -IOWR | - | I3U | 35 | -IOWR <sup>7</sup> | - 1 | I3Z | | | STOP <sup>10,11</sup> | | | | STOP <sup>10,11</sup> | | | | STOP <sup>8,9</sup> | | | | 36 | -WE | _ | I3U | 36 | -WE | _ | I3U | 36 | -WE <sup>3</sup> | _ | I3U | | 37 | READY | 0 | OT1 | 37 | -IREQ | 0 | OT1 | 37 | INTRQ | 0 | OZ1 | | 38 | VCC | | Power | 38 | VCC | | Power | 38 | VCC | | Power | | 39 | -CSEL <sup>5</sup> | - | I2Z | 39 | -CSEL <sup>5</sup> | _ | I2Z | 39 | -CSEL | Ι | I2U | | 40 | -VS2 | 0 | OPEN | 40 | -VS2 | 0 | OPEN | 40 | -VS2 | 0 | OPEN | | 41 | RESET | - 1 | I2Z | 41 | RESET | _ | I2Z | 41 | -RESET | -1 | I2Z | | 42 | -WAIT | 0 | OT1 | 42 | -WAIT | 0 | OT1 | 42 | IORDY <sup>7</sup> | 0 | ON1 | | | -DDMARDY¹º | | | | -DDMARDY <sup>10</sup> | | | | -DDMARDY <sup>8</sup> | | OT1 <sup>13</sup> | | | DSTROBE <sup>11</sup> | | | | DSTROBE <sup>11</sup> | | | | DSTROBE <sup>9</sup> | | | | 43 | -INPACK | 0 | OT1 | 43 | -INPACK | 0 | OT1 | 43 | DMARQ | 0 | OZ1 | | | -DMARQ 12 | | | | -DMARQ 12 | | | | | | | | 44 | -REG | - 1 | I3U | 44 | -REG | - 1 | I3U | 44 | -DMACK <sup>6</sup> | 1 | I3U | | | -DMACK 12 | | | | DMACK 12 | | | | | | | | 45 | BVD2 | 0 | OT1 | 45 | -SPKR | 0 | OT1 | 45 | -DASP | I/O | I1U, ON1 | | 46 | BVD1 | 0 | OT1 | 46 | -STSCHG | 0 | OT1 | 46 | -PDIAG | I/O | I1U, ON1 | | 47 | D08 <sup>1</sup> | I/O | I1Z, OZ3 | 47 | D08 <sup>1</sup> | I/O | I1Z, OZ3 | 47 | D08 <sup>1</sup> | I/O | 11Z, OZ3 | | 48 | D09 <sup>1</sup> | I/O | I1Z, OZ3 | 48 | D09 <sup>1</sup> | I/O | I1Z, OZ3 | 48 | D09 <sup>1</sup> | I/O | 11Z, OZ3 | | 49 | D10 <sup>1</sup> | I/O | I1Z, OZ3 | 49 | D10 <sup>1</sup> | I/O | I1Z, OZ3 | 49 | D10 <sup>1</sup> | I/O | I1Z, OZ3 | | 50 | GND | | Ground | 50 | GND | | Ground | 50 | GND | | Ground | [Table 4-1] Pin Assignments and Pin Type Note: 1) These signals are required only for 16 bit accesses and not required when installed in 8 bit systems. Devices should allow for 3-state signals not to consume current. - 2) The signal should be grounded by the host. - 3) The signal should be tied to VCC by the host. - 4) The mode is optional for CF+ Cards, but required for CompactFlash Storage Cards. - 5) The -CSEL signal is ignored by the card in PC Card modes. However, because it is not pulled up on the card in these modes, it should not be left floating by the host in PC Card modes. In these modes, the pin should be connected by the host to PC Card A25 or grounded by the host. - 6) If DMA operations are not used, the signal should be held high or tied to VCC by the host. For proper operation in older hosts: while DMA operations are not active, the card shall ignore this signal, including a floating condition - 7) Signal usage in True IDE Mode except when Ultra DMA mode protocol is active. ADATA Technology Co., Ltd. | www.adata-group.com T: +886-2-8228-0886 F: +886-2-8228-0887 - 8) Signal usage in True IDE Mode when Ultra DMA mode protocol DMA Write is active. - 9) Signal usage in True IDE Mode when Ultra DMA mode protocol DMA Read is active. - 10) Signal usage in PC Card I/O and Memory Mode when Ultra DMA mode protocol DMA Write is active. - 11) Signal usage in PC Card I/O and Memory Mode when Ultra DMA mode protocol DMA Read is active. - 12) Signal usage in PC Card I/O and Memory Mode when Ultra DMA protocol is active. - 13) Signal is a totem-pole output during Ultra DMA data bursts in True IDE mode. ## 4.3 Function Block Diagram [Figure 4-2] Function Diagram <sup>2</sup>F, No. 258, Lian Cheng Rd., Chung Ho Dist., New Taipei City 235, Taiwan (R.O.C.) ### 4.4 ECC Descriptions Using 13/24 bit BCH Error Correction Code with each channel, the ADATA CompactFlash memory card can correct up to 24 random bits in 1,204 bytes. The hardware executes parity generation and error detection/correction features. ### 4.5 SMART Command and Data Security The ADATA CompactFlash Memory Card provides SMART command support that allows users to read spare and bad block information. Users can thus evaluate drive health at run time and receive an early warning before flash drive lifespan ends. The controller provides security commands for users to lock and unlock the drive by password or a hardware switch. The ADATA CompactFlash Memory Card also utilizes some customized commands to erase blocks for those users who require the highest level of security. Notably, ADATA can develop different security technologies when requested. ## 4.6 Signal Description | Signal Name | Dir. | Pin | Description | |----------------------------------------------------|------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A10 – A00<br>(PC Card Memory Mode) | 1 | 8,10,11,12,<br>14,15,16,17,<br>18,19,20 | These address lines along with the -REG signal are used to select the following: The I/O port address registers within the CompactFlash Storage Card or CF+ Card, the memory mapped port address registers within the CompactFlash Storage Card or CF+ Card, a byte in the card's information structure and its configuration control and status registers. | | A10 - A00<br>(PC Card I/O Mode) | | | This signal is the same as the PC Card Memory Mode signal. | | A02 - A00<br>(True IDE Mode) | _ | 18,19,20 | In True IDE Mode, only A[02:00] are used to select the one of eight registers in the Task File, the remaining address lines should be grounded by the host. | | BVD1<br>(PC Card Memory Mode) | I/O | 46 | This signal is asserted high, as BVD1 is not supported. | | -STSCHG<br>(PC Card I/O Mode)<br>Status Changed | | | This signal is asserted low to alert the host to changes in the READY and Write Protect states, while the I/O interface is configured. Its use is controlled by the Card Config and Status Register. | | -PDIAG<br>(True IDE Mode) | | | In the True IDE Mode, this input / output is the Pass Diagnostic signal in the Master / Slave handshake protocol. | | BVD2<br>(PC Card Memory Mode) | I/O | 45 | This signal is asserted high, as BVD2 is not supported. | | -SPKR<br>(PC Card I/O Mode) | | | This line is the Binary Audio output from the card. If the Card does not support the Binary Audio function, this line should be held negated. | | -DASP<br>(True IDE Mode) | | | In the True IDE Mode, this input/output is the Disk Active/Slave Present signal in the Master/Slave handshake protocol. | | -CD1, -CD2<br>(PC Card Memory Mode) | 0 | 26,25 | These Card Detect pins are connected to ground on the CompactFlash Storage Card or CF+ Card. They are used by the host to determine that the CompactFlash Storage Card or CF+ Card is fully inserted into its socket. | | -CD1, -CD2<br>(PC Card I/O Mode) | | | This signal is the same for all modes. | | -CD1, -CD2<br>(True IDE Mode) | | | This signal is the same for all modes. | | -CE1, -CE2<br>(PC Card Memory Mode)<br>Card Enable | 1 | 7,32 | These input signals are used both to select the card and to indicate to the card whether a byte or a word operation is being performedCE2 always accesses the odd byte of the wordCE1 accesses the even byte or the Odd byte of the word depending on A0 and -CE2. A multiplexing scheme based on A0, -CE1, -CE2 allows 8 bit hosts to access all data on D0-D7. See Table 30, Table 33, Table 35, Table 39, Table 41 and Table 42. While (-) DMACK is asserted, -CE1 and -CE2 shall be held negated and the width of the transfers shall be 16 bits. | | -CE1, -CE2<br>(PC Card I/O Mode)<br>Card Enable | | | This signal is the same as the PC Card Memory Mode signal. | | -CS0, -CS1<br>(True IDE Mode) | | | In the True IDE Mode, -CS0 is the address range select for the task file registers while -CS1 is used to select the Alternate Status Register and the Device Control Register. While -DMACK is asserted, -CS0 and -CS1 shall be held negated and the width of the transfers shall be 16 bits. | T: +886-2-8228-0886 F: +886-2-8228-0887 <sup>2</sup>F, No. 258, Lian Cheng Rd., Chung Ho Dist., New Taipei City 235, Taiwan (R.O.C.) | Signal Name | Dir. | Pin | Description | |------------------------------------|------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | -CSEL<br>(PC Card Memory Mode) | ı | 39 | This signal is not used for this mode, but should be connected by the host to PC Card A25 or grounded by the host. | | -CSEL<br>(PC Card I/O Mode) | | | This signal is not used for this mode, but should be connected by the host to PC Card A25 or grounded by the host. | | -CSEL<br>(True IDE Mode) | | | This internally pulled up signal is used to configure this device as a Master or a Slave when configured in the True IDE Mode. When this pin is grounded, this device is configured as a Master. When the pin is open, this device is configured as a Slave. | | D15 - D00<br>(PC Card Memory Mode) | I/O | 31,30,29,28,<br>27,49,48,47,<br>6,5,4,3,2,<br>23, 22, 21 | These lines carry the Data, Commands and Status information between the host and the controller. D00 is the LSB of the Even Byte of the Word. D08 is the LSB of the Odd Byte of the Word. | | D15 - D00<br>(PC Card I/O Mode) | | | This signal is the same as the PC Card Memory Mode signal. | | D15 - D00<br>(True IDE Mode) | | | In True IDE Mode, all Task File operations occur in byte mode on the low order bus D[7:0] while all data transfers are 16 bit using D[15:0]. | | GND<br>(PC Card Memory Mode) | | 1,50 | Ground. | | GND<br>(PC Card I/O Mode) | | | This signal is the same for all modes. | | GND<br>(True IDE Mode) | | | This signal is the same for all modes. | | Signal Name | Dir. | Pin | Description | |----------------------------------------------------------------------------------------------------------------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | -INPACK<br>(PC Card Memory Mode<br>except Ultra DMA<br>Protocol Active) | 0 | 43 | This signal is not used in this mode. | | -INPACK<br>(PC Card I/O Mode<br>except Ultra DMA<br>Protocol Active)<br>Input Acknowledge | | | The Input Acknowledge signal is asserted by the CompactFlash Storage Card or CF+ Card when the card is selected and responding to an I/O read cycle at the address that is on the address bus. This signal is used by the host to control the enable of any input data buffers between the CompactFlash Storage Card or CF+ Card and the CPU. | | | | | Hosts that support a single socket per interface logic, such as for Advanced Timing Modes and Ultra DMA operation may ignore the –INPACK signal from the device and manage their input buffers based solely on Card Enable signals. | | -DMARQ (PC Card Memory Mode - Ultra DMA Protocol Active) -DMARQ (PC Card I/O Mode - Ultra DMA Protocol Active) DMARQ | | | This signal is a DMA Request that is used for DMA data transfers between host and device. It shall be asserted by the device when it is ready to transfer data to or from the host. For Multiword DMA transfers, the direction of data transfer is controlled by -IORD and -IOWR. This signal is used in a handshake manner with (-)DMACK, i.e., the device shall wait until the host asserts (-)DMACK before negating (-)DMARQ, and re-asserting (-)DMARQ if there is more data to transfer. | | (True IDE Mode) | | | In PCMCIA I/O Mode, the -DMARQ shall be ignored by the host while the host is performing an I/O Read cycle to the device. The host shall not initiate an I/O Read cycle while -DMARQ is asserted by the device. | | | | | In True IDE Mode, DMARQ shall not be driven when the device is not selected in the Drive-Head register. | | | | | While a DMA operation is in progress, -CS0 (-CE1) and -CS1 (-CE2) shall be held negated and the width of the transfers shall be 16 bits. | | | | | If there is no hardware support for True IDE DMA mode in the host, this output signal is not used and should not be connected at the host. In this case, the BIOS must report that DMA mode is not supported by the host so that device drivers will not attempt DMA mode operation. | | | | | A host that does not support DMA mode and implements both PC Card and True IDE modes of operation need not alter the PC Card mode connections while in True IDE mode as long as this does not prevent proper operation in any mode. | | Signal Name | Dir. | Pin | Description | |-------------------------------------------------------------------------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | -IORD<br>(PC Card Memory Mode<br>except Ultra DMA<br>Protocol Active) | _ | 34 | This signal is not used in this mode. | | -IORD<br>(PC Card I/O Mode<br>except Ultra DMA<br>Protocol Active) | | | This is an I/O Read strobe generated by the host. This signal gates I/O data onto the bus from the CompactFlash Storage Card or CF+ Card when the card is configured to use the I/O interface. | | -IORD<br>(True IDE Mode – Except<br>Ultra DMA Protocol<br>Active) | | | In True IDE Mode, while Ultra DMA mode is not active, this signal has the same function as in PC Card I/O Mode. | | -HDMARDY<br>(All Modes - Ultra DMA<br>Protocol DMA Read) | | | In all modes when Ultra DMA mode DMA Read is active, this signal is asserted by the host to indicate that the host is ready to receive Ultra DMA data-in bursts. The host may negate – HDMARDY to pause an Ultra DMA transfer. | | HSTROBE<br>(All Modes - Ultra DMA<br>Protocol DMA Write) | | | In all modes when Ultra DMA mode DMA Write is active, this signal is the data out strobe generated by the host. Both the rising and falling edge of HSTROBE cause data to be latched by the device. The host may stop generating HSTROBE edges to pause an Ultra DMA data-out burst. | | -IOWR<br>(PC Card Memory Mode<br>- Except Ultra DMA<br>Protocol Active) | I | 35 | This signal is not used in this mode. | | -IOWR<br>(PC Card I/O Mode –<br>Except Ultra DMA<br>Protocol Active) | | | The I/O Write strobe pulse is used to clock I/O data on the Card Data bus into the CompactFlash Storage Card or CF+ Card controller registers when the CompactFlash Storage Card or CF+ Card is configured to use the I/O interface. | | | | | The clocking shall occur on the negative to positive edge of the signal (trailing edge). | | -IOWR<br>(True IDE Mode – Except<br>Ultra DMA Protocol<br>Active) | | | In True IDE Mode, while Ultra DMA mode protocol is not active, this signal has the same function as in PC Card I/O Mode. When Ultra DMA mode protocol is supported, this signal must be negated before entering Ultra DMA mode protocol. | | STOP<br>(All Modes – Ultra DMA<br>Protocol Active) | | | In All Modes, while Ultra DMA mode protocol is active, the assertion of this signal causes the termination of the Ultra DMA data burst. | | -OE<br>(PC Card Memory Mode) | _ | 9 | This is an Output Enable strobe generated by the host interface. It is used to read data from the CompactFlash Storage Card or CF+ Card in Memory Mode and to read the CIS and configuration registers. | | -OE<br>(PC Card I/O Mode) | | | In PC Card I/O Mode, this signal is used to read the CIS and configuration registers. | | -ATA SEL<br>(True IDE Mode) | | | To enable True IDE Mode this input should be grounded by the host. | T: +886-2-8228-0886 F: +886-2-8228-0887 | Signal Name | Dir. | Pin | Description | |-------------------------------------------------------------------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | READY<br>(PC Card Memory Mode) | 0 | 37 | In Memory Mode, this signal is set high when the CompactFlash Storage Card or CF+ Card is ready to accept a new data transfer operation and is held low when the card is busy. | | | | | At power up and at Reset, the READY signal is held low (busy) until the CompactFlash Storage Card or CF+ Card has completed its power up or reset function. No access of any type should be made to the CompactFlash Storage Card or CF+ Card during this time. | | | | | Note, however, that when a card is powered up and used with RESET continuously disconnected or asserted, the Reset function of the RESET pin is disabled. Consequently, the continuous assertion of RESET from the application of power shall not cause the READY signal to remain continuously in the busy state. | | -IREQ<br>(PC Card I/O Mode) | | | I/O Operation – After the CompactFlash Storage Card or CF+<br>Card has been configured for I/O operation, this signal is used<br>as -Interrupt Request. This line is strobed low to generate a<br>pulse mode interrupt or held low for a level mode interrupt. | | INTRQ<br>(True IDE Mode) | | | In True IDE Mode signal is the active high Interrupt Request to the host. | | -REG<br>(PC Card Memory Mode<br>- Except Ultra DMA | _ | 44 | This signal is used during Memory Cycles to distinguish between Common Memory and Register (Attribute) Memory accesses. High for Common Memory, Low for Attribute Memory. | | Protocol Active)<br>Attribute Memory Select | | | In PC Card Memory Mode, when Ultra DMA Protocol is supported by the host and the host has enabled Ultra DMA protocol on the card the, host shall keep the -REG signal negated during the execution of any DMA Command by the device. | | -REG<br>(PC Card I/O Mode – | | | The signal shall also be active (low) during I/O Cycles when the I/O address is on the Bus. | | Except Ultra DMA<br>Protocol Active) | | | In PC Card I/O Mode, when Ultra DMA Protocol is supported by the host and the host has enabled Ultra DMA protocol on the card the, host shall keep the -REG signal asserted during the execution of any DMA Command by the device. | | -DMACK<br>(PC Card Memory Mode | | | This is a DMA Acknowledge signal that is asserted by the host in response to (-)DMARQ to initiate DMA transfers. | | when Ultra DMA Protocol<br>Active)<br>DMACK | | | In True IDE Mode, while DMA operations are not active, the card shall ignore the (-)DMACK signal, including a floating condition. | | (PC Card I/O Mode when<br>Ultra DMA Protocol<br>Active)<br>-DMACK | | | If DMA operation is not supported by a True IDE Mode only host, this signal should be driven high or connected to VCC by the host. | | (True IDE Mode) | | | A host that does not support DMA mode and implements both PC Card and True-IDE modes of operation need not alter the PC Card mode connections while in True-IDE mode as long as this does not prevent proper operation all modes. | | RESET<br>(PC Card Memory Mode) | - | 41 | The CompactFlash Storage Card or CF+ Card is Reset when the RESET pin is high with the following important exception: | | | | | The host may leave the RESET pin open or keep it continually high from the application of power without causing a continuous Reset of the card. Under either of these conditions, the card shall emerge from power-up having completed an initial Reset. | | | | | The CompactFlash Storage Card or CF+ Card is also Reset when the Soft Reset bit in the Card Configuration Option Register is set. | ADATA Technology Co., Ltd. | www.adata-group.com T: +886-2-8228-0886 F: +886-2-8228-0887 2F, No. 258, Lian Cheng Rd., Chung Ho Dist., New Taipei City 235, Taiwan (R.O.C.) All rights are strictly reserved. Any portion of this paper shall not be reproduced, copied, or translated to any other forms without permission from ADATA Corporation. | Signal Name | Dir. | Pin | Description | |-------------------------------------------------------------------------|------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RESET<br>(PC Card I/O Mode) | | | This signal is the same as the PC Card Memory Mode signal. | | -RESET<br>(True IDE Mode) | | | In the True IDE Mode, this input pin is the active low hardware reset from the host. | | VCC<br>(PC Card Memory Mode) | | 13,38 | +5 V, +3.3 V power. | | VCC<br>(PC Card I/O Mode) | | | This signal is the same for all modes. | | VCC<br>(True IDE Mode) | | | This signal is the same for all modes. | | -VS1<br>-VS2<br>(PC Card Memory Mode) | 0 | 33<br>40 | Voltage Sense SignalsVS1 is grounded on the Card and sensed by the Host so that the CompactFlash Storage Card or CF+ Card CIS can be read at 3.3 volts and -VS2 is reserved by PCMCIA for a secondary voltage and is not connected on the Card. | | -VS1<br>-VS2<br>(PC Card I/O Mode) | | | This signal is the same for all modes. | | -VS1<br>-VS2<br>(True IDE Mode) | | | This signal is the same for all modes. | | -WAIT<br>(PC Card Memory Mode<br>– Except Ultra DMA<br>Protocol Active) | 0 | 42 | The -WAIT signal is driven low by the CompactFlash Storage Card or CF+ Card to signal the host to delay completion of a memory or I/O cycle that is in progress. | | -WAIT<br>(PC Card I/O Mode –<br>Except Ultra DMA<br>Protocol Active) | | | This signal is the same as the PC Card Memory Mode signal. | | IORDY<br>(True IDE Mode – Except<br>Ultra DMA Protocol<br>Active) | | | In True IDE Mode, except in Ultra DMA modes, this output signal may be used as IORDY. | | -DDMARDY<br>(All Modes – Ultra DMA<br>Write Protocol Active) | | | In all modes, when Ultra DMA mode DMA Write is active, this signal is asserted by the device during a data burst to indicate that the device is ready to receive Ultra DMA data out bursts. The device may negate -DDMARDY to pause an Ultra DMA transfer. | | DSTROBE<br>(All Modes – Ultra DMA<br>Read Protocol Active) | | | In all modes, when Ultra DMA mode DMA Read is active, this signal is the data in strobe generated by the device. Both the rising and falling edge of DSTROBE cause data to be latched by the host. The device may stop generating DSTROBE edges to pause an Ultra DMA data in burst. | | -WE<br>(PC Card Memory Mode) | I | 36 | This is a signal driven by the host and used for strobing memory write data to the registers of the CompactFlash Storage Card or CF+ Card when the card is configured in the memory interface mode. It is also used for writing the configuration registers. | | -WE<br>(PC Card I/O Mode) | | | In PC Card I/O Mode, this signal is used for writing the configuration registers. | | -WE<br>(True IDE Mode) | | | In True IDE Mode, this input signal is not used and should be connected to VCC by the host. | ADATA Technology Co., Ltd. | www.adata-group.com T: +886-2-8228-0886 F: +886-2-8228-0887 2F, No. 258, Lian Cheng Rd., Chung Ho Dist., New Taipei City 235, Taiwan (R.O.C.) All rights are strictly reserved. Any portion of this paper shall not be reproduced, copied, or translated to any other forms without permission from ADATA Corporation. | Signal Name | Dir. | Pin | Description | |----------------------------------------------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WP<br>(PC Card Memory Mode)<br>Write Protect | 0 | 24 | Memory Mode – The CompactFlash Storage Card or CF+ Card does not have a write protect switch. This signal is held low after the completion of the reset initialization sequence. | | -IOIS16<br>(PC Card I/O Mode) | | | I/O Operation – When the CompactFlash Storage Card or CF+ Card is configured for I/O Operation Pin 24 is used for the -I/O Selected is 16 Bit Port (-IOIS16) function. A Low signal indicates that a 16 bit or odd byte only operation can be performed at the addressed port. | | -IOCS16<br>(True IDE Mode) | | | In True IDE Mode this output signal is asserted low when this device is expecting a word data transfer cycle. | ### **5.0 Product Specifications** ### 5.1 System Interface and Configuration - Supports CompactFlash card specification revision 4.1 - Supports PIO Modes 0, 1, 2, 3, 4, 5 and 6 - Supports Multi-Word DMA Modes 0, 1, 2, 3 and 4 - Supports Ultra DMA Modes 0, 1, 2, 3 and 4 - Supports PCMCIA Extended Memory Mode - Supports PCMCIA Ultra DMA Modes 0, 1, 2, 3, 4, 5 and 6 ## 5.2 System Performance The ADATA CompactFlash Memory Card meets the performance requirements listed in below table. The performance was measured on a computer system with following setup: Platform: ASUS P5K3 Deluxe (Intel P35 + ICH9) Operation Systems: Windows XP SP3 Testing Utility: CrystalDiskMark v3.0 | | Windows OS | | | | | | |----------|--------------|---------------|---------------|----------------|--|--| | IPC17 | CF N | Mode | IDE Mode | | | | | IFC17 | CF Mode Read | CF Mode Write | IDE Mode Read | IDE Mode Write | | | | | (Minimum) | (Minimum) | (Minimum) | (Minimum) | | | | 4GB | 15MB/s | 4MB/s | 20MB/s | 5MB/s | | | | 8GB | 15MB/s | 4MB/s | 25MB/s | 8MB/s | | | | 16GB | 15MB/s | 8MB/s | 40MB/s | 13MB/s | | | | 32GB(GM) | 15MB/s | 8MB/s | 40MB/s | 13MB/s | | | | 32GB(GT) | 15MB/s | 8MB/s | 40MB/s | 13MB/s | | | Actual performance may vary depending on use conditions and environment ADATA Technology Co., Ltd. | www.adata-group.com T: +886-2-8228-0886 F: +886-2-8228-0887 ## 5.3 Drive Capacity | Capacity | Cylinders | Heads | Sectors | Max LBA | |----------|-----------|-------|---------|----------| | 4GB | 7785 | 16 | 63 | 7847280 | | 8GB | 15538 | 16 | 63 | 15662304 | | 16GB | 31045 | 16 | 63 | 31293360 | | 32GB | 62041 | 16 | 63 | 62537328 | ## 5.4 Supply Voltage | ltem | Requirements | |------------------------|-----------------------| | Allowable voltage | 3.3V ± 5% or 5V ± 10% | | Allowable noise/ripple | 100mV p-p or less | ## 5.5 System Power Consumption | Power | Typical | |--------------------|---------| | Active | < 0.5 W | | Idel/Standby/Sleep | < 0.01W | ## 5.6 System Reliability | MTBF | 960,000 Hours (32GB Write 4GB/day) | |------|------------------------------------| |------|------------------------------------| ## **5.7 Environmental Specifications** | Feature | Commercial | Industrial | | |-------------|------------------------------------------------------------------------------------|---------------|--| | Temperature | 0 to 70°C | -40°C to 85°C | | | Humidity | $0^{\circ}\!\!\!\subset$ to 55 $^{\circ}\!\!\!\subset$ / 5%~95% RH, non-condensing | | | | Vibration | 20G Peak, 10~2000Hz | | | | Shock | 1500G, duration 0.5ms, Half Sine V | Vave | | <sup>\*</sup>Note: Depends on Flash memory specifications. ADATA Technology Co., Ltd. | www.adata-group.com T: +886-2-8228-0886 F: +886-2-8228-0887 ## 5.8 Parameter Setting | ltem | Parameter Setting | |--------------|--------------------| | Vender Name | ADATA | | Product Name | ICF CARD | | Model Name | ADATA IPC17-XXXGM | | Woder Name | ADATA IPC17-XXXGT | | | PIO Mode: 6 | | CE Cord Mode | UDMA(IDE): 4 | | CF Card Mode | CF Mode: Removable | | | IDE Mode: Fixed | ## 6.0 AC/DC Characteristics ### **6.1 General DC Characteristics** 6.1.1 Definitions of VIH, VCC, VOH, VOL [Figure 6-1-1] Definitions of VIH, VCC, VOH, VOL ### 6.1.2 CompactFlash Interface I/O at 5.0V | Parameter | Symbol | Min. | Max. | Unit | Remark | |---------------------------|-----------------|----------------------|------|------|------------------------------| | Supply Voltage | V <sub>cc</sub> | 4.5 | 5.5 | V | | | High Level Output Voltage | V <sub>он</sub> | V <sub>CC</sub> -0.8 | | V | | | Low Level Output Voltage | V <sub>OL</sub> | | 0.8 | V | | | | V <sub>IH</sub> | 4.0 | | V | Non-schmitt trigger | | High Level Input Voltage | | 2.92 | | V | Schmitt trigger <sup>1</sup> | | Laveland Immed Valtage | ., | | 0.8 | V | Non-schmitt trigger | | Low Level Input Voltage | V <sub>IL</sub> | | 1.70 | V | Schmitt trigger <sup>1</sup> | | Pull-up Resistance | R <sub>PU</sub> | 50 | 73 | kOhm | | | Pull-down Resistance | R <sub>PD</sub> | 50 | 97 | kOhm | | [Table 6-1-2] CompactFlash Interface I/O at 5.0V T: +886-2-8228-0886 F: +886-2-8228-0887 <sup>2</sup>F, No. 258, Lian Cheng Rd., Chung Ho Dist., New Taipei City 235, Taiwan (R.O.C.) ### 6.1.3 CompactFlash Interface I/O at 3.3V | Parameter | Symbol | Min. | Max. | Unit | Remark | |---------------------------|-----------------|----------------------|------|------|------------------------------| | Supply Voltage | V <sub>cc</sub> | 2.97 | 3.63 | V | | | High Level Output Voltage | $V_{OH}$ | V <sub>CC</sub> -0.8 | | V | | | Low Level Output Voltage | $V_{OL}$ | | 8.0 | V | | | High Level Input ∀oltage | V <sub>IH</sub> | 2.4 | | V | Non-schmitt trigger | | | | 2.05 | | V | Schmitt trigger <sup>1</sup> | | Lauri and lauri Valtana | | | 0.6 | V | Non-schmitt trigger | | Low Level Input Voltage | $\vee_{IL}$ | | 1.25 | V | Schmitt trigger <sup>1</sup> | | Pull-up Resistance | R <sub>PU</sub> | 52.7 | 141 | kOhm | | | Pull-down Resistance | R <sub>PD</sub> | 47.5 | 172 | kOhm | | [Table 6-1-3] CompactFlash Interface I/O at 3.3V ### 6.1.4 The I/O pins other than CompactFlash Interface | Parameter | Symbol | Min. | Max. | Unit | Remark | |---------------------------|-----------------|------|------|------|------------------------------| | Supply Voltage | V <sub>CC</sub> | 2.7 | 3.6 | ٧ | | | High Level Output Voltage | V <sub>OH</sub> | 2.4 | | ٧ | | | Low Level Output Voltage | V <sub>OL</sub> | | 0.4 | V | | | High Level Input Voltage | V <sub>IH</sub> | 2.0 | | V | Non-schmitt trigger | | | | 1.4 | 2.0 | ٧ | Schmitt trigger <sup>2</sup> | | 1 1 1 \(\frac{1}{2}\) | ., | | 0.8 | V | Non-schmitt trigger | | Low Level Input Voltage | $\vee_{IL}$ | 0.8 | 1.2 | ٧ | Schmitt trigger <sup>2</sup> | | Pull-up Resistance | R <sub>PU</sub> | 40 | | kOhm | | | Pull-down Resistance | R <sub>PD</sub> | 40 | | kOhm | | ### [Table 6-1-4] The I/O pins other than CompactFlash Interface #### Note: - 1. Include CE1#, CE2#, HREG#, HOE#, HIOE#, HWE#, HIOW# pins. - 2. Include RST#, T0, T1, T2 pins. ADATA Technology Co., Ltd. | www.adata-group.com T: +886-2-8228-0886 F: +886-2-8228-0887 2F, No. 258, Lian Cheng Rd., Chung Ho Dist., New Taipei City 235, Taiwan (R.O.C.) All rights are strictly reserved. Any portion of this paper shall not be reproduced, copied, or translated to any other forms without permission from ADATA Corporation. ## **6.2 Internal IP Characteristics** ### 6.2.1 Power On Reset | Parameter | Value | Unit | |-------------------------|-------------------------------------------------------------|------| | Detect Voltage | 1.5 (Max.) | V | | Operating Voltage Range | 1.6 ~ 2.0 | V | | Delay Time | <ul><li>Rise = 3 (Max.)</li><li>Fall = 1.5 (Max.)</li></ul> | μs | ### [Table 6-2-1] Power On Reset ### 6.2.2 Oscillator | Parameter | Value | Unit | |---------------------|-------------|------| | Start-up Time | 8.68 (Max.) | μs | | Stand-by Current | 35 (Max.) | μΑ | | Frequency Stability | 30 ~ 80 | MHz | ### [Table 6-2-2] Oscillator ### 6.2.3 Voltage Detector | Parameter | Value | Unit | |-------------------------|-------------------------------------------------------------|------| | Detect Voltage | 2.6 (Max.) | V | | Operating Voltage Range | 1.6 ~ 3.6 | V | | Delay Time | <ul><li>Rise = 3 (Max.)</li><li>Fall = 1.5 (Max.)</li></ul> | μѕ | [Table 6-2-3] Voltage Detector T: +886-2-8228-0886 F: +886-2-8228-0887 ### 6.2.4 Series Termination Required for Ultra DMA Operation Series termination resistors are required at both the host and the card for operation in any of the Ultra DMA modes. Table 15 describes typical values for series termination at the host and the device | Signal | Host Termination | Device Termination | |----------------------------|------------------|--------------------| | -IORD ( -HDMARDY, HSTROBE) | 22 ohm | 82 ohm | | -IOWR (STOP) | 22 ohm | 82 ohm | | -CS0, -CS1 | 33 ohm | 82 ohm | | A00, A01, A02 | 33 ohm | 82 ohm | | -DMACK | 22 ohm | 82 ohm | | D15 through D00 | 33 ohm | 33 ohm | | DMARQ | 82 ohm | 22 ohm | | INTRQ | 82 ohm | 22 ohm | | IORDY (-DDMARDY, DSTROBE) | 82 ohm | 22 ohm | | -RESET | 33 ohm | 82 ohm | NOTE – Only those signals requiring termination are listed in this table. If a signal is not listed, series termination is not required for operation in an Ultra DMA mode. Figure 24 shows signals also requiring a pull-up or pull-down resistor at the host. The actual termination values should be selected to compensate for transceiver and trace impedance to match the characteristic cable impedance. [Table 6-2-4] Typical Series Termination for Ultra DMA ## 7.0 Ordering Information ### 7.1 Model Name ADATA Technology Co., Ltd. | www.adata-group.com T: +886-2-8228-0886 F: +886-2-8228-0887 2F, No. 258, Lian Cheng Rd., Chung Ho Dist., New Taipei City 235, Taiwan (R.O.C.) All rights are strictly reserved. Any portion of this paper shall not be reproduced, copied, or translated to any other forms without permission from ADATA Corporation. ### 7.1 Packing CF card front side label working instruction Front side label for CF Card #### Back side label for CF Card #### CF Card on back label rule: a:CF woluld be pasted 35\*30mm lable on the back side(showed as picture), please see lable principle for detail information. Bulk Packing: Put CF on tray in 0.5 Cuft<sup>3</sup> paper box. Standard packing with 250pcs per box. - A. Put 25pcs CF card on each white tray. Put the back side of CF up, and the arrangement should be identical. - B. Cross-stack trays while second layer being put on lower layer.(refer pic2) - C. Total 250pcs per box with ten trays and a empty tray on the top. - D. Use plastic film to fasten all trays to avoid shaking. - E. Use 0.5 Cuff paper box, and firstly put one pad on the bottom of box. (refer pic3) - F. Put well-wraped trays on the box. Standard packing 250 pcs per box (10°25 pcs as pio4). If being not full of one box, please fill in with stuff. - G. Finally, put a pad on top in the box. (refer pic5) - H. Use gummed tape to seal the box. (refer pioδ) ADATA Technology Co., Ltd. | www.adata-group.com T: +886-2-8228-0886 F: +886-2-8228-0887 2F, No. 258, Lian Cheng Rd., Chung Ho Dist., New Taipei City 235, Taiwan (R.O.C.) All rights are strictly reserved. Any portion of this paper shall not be reproduced, copied, or translated to any other forms without permission from ADATA Corporation. #### Attachment #### **Printing Coding Rule** | Model | Capacity | B.(PN) | C.(PID) | D.(SN) | |----------|----------|-------------|---------|----------| | IPC17(M) | 4GB | IPC17-004GM | As SA | As Below | | | 8GB | IPC17-008GM | | | | | 16GB | IPC17-016GM | | | | | 32GB | IPC17-032GM | | | | IPC17(T) | 32GB | IPC17-032GT | As SA | As Below | ### Label (Sample) ### Definition for internal and external S/N Example: 2200139801000005 (Total 16 codes) | Code | 1-8 | 9-10 | 11 | 12-16 | |------------|---------|-------------|-------------------|--------------| | Definition | WIP No. | Tooling No. | Product Condition | Counting No. | ### Explanation: - 1. Code 1-8: ADATA internal WIP No., total 8 numbers. - 2. Code 9-10: Production Tooling No., total 2 numbers. - 3. Code 11: Product condition and for RMA used. New finish goods: 0, first time of RMA: 1; second time of RMA: 2, and such like.... - 4. Code 12-16: Serial No. by decimal counting method, total 5 numbers. And, it will begin from 00001 per each new WIP. ADATA Technology Co., Ltd. | www.adata-group.com T: +886-2-8228-0886 F: +886-2-8228-0887